更改dcphy控制器

This commit is contained in:
zhangpeng
2025-11-04 21:41:07 +08:00
parent 7a15762f4c
commit 8b1e982942

View File

@@ -1,42 +1,24 @@
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
/*
* Copyright (c) 2022 www.veye.cc
*
*/
/ {
&i2c7 { vcc_mipidcphy0: vcc-mipidcphy0-regulator {
status = "okay"; status = "disabled";
pinctrl-names = "default"; compatible = "regulator-fixed";
pinctrl-0 = <&i2c7m0_xfer>; gpio = <&gpio1 RK_PB1 GPIO_ACTIVE_HIGH>;
mvcam: mvcam@1a {
compatible = "veye,mvcam";
status = "okay";
reg = <0x3b>;
clocks = <&cru CLK_MIPI_CAMARAOUT_M1>;
clock-names = "xvclk";
power-domains = <&power RK3588_PD_VI>;
pinctrl-names = "default"; pinctrl-names = "default";
pinctrl-0 = <&mipim0_camera2_clk>; pinctrl-0 = <&mipidcphy0_pwr>;
rockchip,grf = <&sys_grf>; regulator-name = "vcc_mipidcphy0";
reset-gpios = <&gpio1 RK_PA3 GPIO_ACTIVE_HIGH>; enable-active-high;
pwdn-gpios = <&gpio1 RK_PA5 GPIO_ACTIVE_HIGH>;
rockchip,camera-module-index = <2>;
rockchip,camera-module-facing = "front";
rockchip,camera-module-name = "CMK-OT2022-PX1";
rockchip,camera-module-lens-name = "IR0147-50IRC-8M-F20";
port {
mvcam_out0: endpoint {
remote-endpoint = <&mipi_in_ucam2>;
data-lanes = <1 2 3 4>;
};
};
}; };
}; };
&csi2_dphy0_hw { &csi2_dcphy0 {
status = "okay"; status = "okay";
};
&csi2_dphy0 {
status = "okay";
ports { ports {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
@@ -44,7 +26,8 @@
reg = <0>; reg = <0>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
mipi_in_ucam2: endpoint@1 {
mipidcphy0_in_ucam0: endpoint@1 {
reg = <1>; reg = <1>;
remote-endpoint = <&mvcam_out0>; remote-endpoint = <&mvcam_out0>;
data-lanes = <1 2 3 4>; data-lanes = <1 2 3 4>;
@@ -54,77 +37,142 @@
reg = <1>; reg = <1>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
csidphy0_out: endpoint@0 {
csidcphy0_out: endpoint@0 {
reg = <0>; reg = <0>;
remote-endpoint = <&mipi2_csi2_input>; remote-endpoint = <&mipi0_csi2_input>;
}; };
}; };
}; };
}; };
&mipi2_csi2 { &csi2_dcphy0_hw {
status = "okay"; status = "okay";
};
&i2c7 {
status = "okay";
pinctrl-names = "default";
pinctrl-0 = <&i2c7m0_xfer>;
mvcam: mvcam@3b{
compatible = "veye,mvcam";
reg = <0x3b>;
clocks = <&cru CLK_MIPI_CAMARAOUT_M2>;
clock-names = "xvclk";
pinctrl-names = "default";
pinctrl-0 = <&mipim0_camera2_clk>;
power-domains = <&power RK3588_PD_VI>;
//power-gpios = <&gpio4 RK_PB5 GPIO_ACTIVE_LOW>;
reset-gpios = <&gpio1 RK_PA3 GPIO_ACTIVE_HIGH>;
pwdn-gpios = <&gpio1 RK_PA5 GPIO_ACTIVE_HIGH>;
//avdd-supply = <&vcc_mipidcphy0>;
//firefly,clkout-enabled-index = <0>;
rockchip,camera-module-index = <0>;
rockchip,camera-module-facing = "back";
rockchip,camera-module-name = "NC";
rockchip,camera-module-lens-name = "NC";
port {
mvcam_out0: endpoint {
remote-endpoint = <&mipidcphy0_in_ucam0>;
data-lanes = <1 2 3 4>;
};
};
};
};
&mipi0_csi2 {
status = "okay";
ports { ports {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
port@0 { port@0 {
reg = <0>; reg = <0>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
mipi2_csi2_input: endpoint@1 {
mipi0_csi2_input: endpoint@1 {
reg = <1>; reg = <1>;
remote-endpoint = <&csidphy0_out>; remote-endpoint = <&csidcphy0_out>;
}; };
}; };
port@1 { port@1 {
reg = <1>; reg = <1>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
mipi2_csi2_output: endpoint@0 {
mipi0_csi2_output: endpoint@0 {
reg = <0>; reg = <0>;
remote-endpoint = <&cif_mipi_in2>; remote-endpoint = <&cif_mipi0_in0>;
}; };
}; };
}; };
}; };
&pinctrl {
cam {
mipidcphy0_pwr: mipidcphy0-pwr {
rockchip,pins =
/* camera power en */
<1 RK_PB1 RK_FUNC_GPIO &pcfg_pull_none>;
};
};
};
&rkcif {
status = "okay";
// memory-region = <&cif_reserved>;
};
&rkcif_mipi_lvds2 { &rkcif_mipi_lvds2 {
status = "okay"; status = "okay";
//firefly,yuv_camera;
port { port {
cif_mipi_in2: endpoint { cif_mipi0_in0: endpoint {
remote-endpoint = <&mipi2_csi2_output>; remote-endpoint = <&mipi0_csi2_output>;
}; };
}; };
}; };
&rkcif_mipi_lvds2_sditf { &rkcif_mipi_lvds2_sditf {
status = "okay"; status = "disabled";
port { port {
mipi2_lvds_sditf: endpoint { mipi_lvds2_sditf: endpoint {
remote-endpoint = <&isp1_vir1>; remote-endpoint = <&isp0_vir0>;
}; };
}; };
}; };
&rkisp1 { &rkcif_mmu {
status = "okay"; status = "okay";
}; };
&isp1_mmu { &rkisp0 {
status = "okay"; status = "disabled";
}; };
&rkisp1_vir1 { &isp0_mmu {
status = "okay"; status = "disabled";
};
&rkisp0_vir0 {
status = "disabled";
port { port {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
isp1_vir1: endpoint@0 { isp0_vir0: endpoint@0 {
reg = <0>; reg = <0>;
remote-endpoint = <&mipi2_lvds_sditf>; remote-endpoint = <&mipi_lvds2_sditf>;
}; };
}; };
}; };